# System Timer (SysTick)

TM4C123GH6PM7

## SysTick Timer

- **SysTick Timer** is a simple counter that can be used to create time delays and generate periodic interrupts.
- SysTick Timer is a standard timer integrated into ARM Cortex-M microcontrollers.
- SysTick is a 24-bit down counter.
  - For the Tiva LaunchPad, SysTick timer runs on either the bus clock frequency or precision internal oscillator (PIOSC).



- Common Uses of SysTick:
  - Executing tasks periodically, like polling, RTOS tick.
  - Measuring time periods.

## SysTick Timer – How it Works

- SysTick Timer is a **24-bit DOWN counter** that counts down on every clock cycle.
- There is a **RELOAD** value & **CURRENT** value.
- CURRENT value counts down on every clock cycle.
- When CURRENT value reaches 0, the COUNT bit (STCTRL register) is set and an interrupt is generated (*if enabled*).
- SysTick timer is then automatically reloaded at the next clock cycle with the RELOAD value and counting continues.



## SysTick Timer - How it Works



- If SysTick Timer Reload (SysTick\_LOAD) value is 6, count down starts from 6.
- SysTick counts down in the following sequence:  $6 \rightarrow 5 \rightarrow 4 \rightarrow 3 \rightarrow 2 \rightarrow 1 \rightarrow 0$ .
- SysTick Interrupt occurs when SysTick Counter = 0.
- Thus, Interrupt Period = 7 × Clock\_Periods.
- At the next clock cycle, CURRENT counter is loaded to 6 again.
- Cycle then repeats ....

## SysTick Timer ISR

If interrupt is enabled, the SysTick Timer Interrupt Service Routine (ISR) is executed at fixed time intervals.

SysTick interrupt is routed through the NVIC.

(<u>NVIC</u>: Nested Vector Interrupt Controller prioritizes & handles all interrupts).

When ISR is triggered, the processor executes the **SysTick\_Handler ISR**.

Note that the name of the ISR is predefined – its name should not be changed.



```
/** SysTick ISR **/
void SysTick_Handler (void)
{
   /* SysTick Handler code */
}
```

# System Timer (SysTick) Registers

- There are 3 registers to program the SysTick Timer.
  - Control Register (STCTRL)
  - Reload Register (STRELOAD)
  - Current Value Register (STCURRENT)
- SysTick registers are 32-bit wide.
- Not all bits of the registers are used. E.g. Only 24 bits of the Reload & Current registers are used.

| Offset                           | Name      | Туре | Reset       | Description                         | See<br>page |  |
|----------------------------------|-----------|------|-------------|-------------------------------------|-------------|--|
| System Timer (SysTick) Registers |           |      |             |                                     |             |  |
| 0x010                            | STCTRL    | RW   | 0x0000.0004 | SysTick Control and Status Register | 138         |  |
| 0x014                            | STRELOAD  | RW   | -           | SysTick Reload Value Register       | 140         |  |
| 0x018                            | STCURRENT | RWC  | -           | SysTick Current Value Register      | 141         |  |

RW = Read/Write RWC = Read/Write-Clear

Source: Tiva TM4C123GH6PM Data Sheet (spmu376e.pdf, p134)

# SysTick Address Map

|                                       | ROM (Flash)     | 0x000.0000   | C program               |
|---------------------------------------|-----------------|--------------|-------------------------|
|                                       | 256K            | 0x0003.FFFF  |                         |
|                                       |                 |              |                         |
| 0x00000000 Flash                      | RAM             | 0x2000.000   |                         |
|                                       | 32K             | 0x2000.FFF   |                         |
| 0x01000000 ROM                        |                 |              |                         |
| 0x20000000 SRAM                       |                 | 0.,4000,0000 | CDIO Timor              |
| 0x22000000 Bit-banded SRAM            | I/O Ports       | 0x4000.0000  | GPIO, Timer, ADC, UART, |
| 0x40000000 Peripherals & EEPROM       | , , , , , , , , | 0x400F.FFFF  | ADC, UART,              |
| 0x42000000 Bit-banded Peripherals     |                 |              |                         |
| 0xE0000000 Instrumentation, ETM, etc. | Internal I/O    | 0xE000.0000  | SysTick,                |
|                                       | PPB             | 0xE004.1FFF  | NVIC, FPU,              |
|                                       |                 |              |                         |

- SysTick Registers starts from base address of **0xE000.E000**.
- It occupies part of the **Private Peripheral Bus** (PPB) address space that included the NVIC (separate from the GPIO peripherals).

# SysTick Control Register (STCTRL)



## ENABLE:

- 0 (SysTick disabled);
- 1 (SysTick enabled).

### • INTEN:

- 0 (SysTick interrupt disabled);
- 1 (SysTick interrupt generated when count reached 0)

## CLK\_SRC:

- 0 (uses the internal oscillator/4);
- 1 (uses system clock)

## · COUNT:

- 1 (when SysTick reached count of 0);
- 0 (0 count not reached);
- Bit is cleared by a WRITE to STCURRENT register.

Source: Tiva TM4C123GH6PM Data Sheet (spmu376e.pdf, p138)

# SysTick Reload Register (STRELOAD)



- 24-bit SysTick RELOAD counter.
- SysTick counts down from RELOAD value.
- Value from 0x0000.0000 to 0x00FF.FFFF (0 to 16,777,215).  $\rightarrow Note: 2^{24} = 16,777,216$  counts.
- Writing a 0 to STRELOAD effectively disables the Timer.
- Time interval between 2 SysTick interrupts:

$$Interval = (RELOAD + 1) \times Clock\_Period$$

☐ If clock frequency is 10MHz, what is the interval between SysTick Interrupts if RELOAD is 100?

Clock period = 
$$1/10MHz = 100ns$$
  
Interval =  $(100 + 1) \times 100ns = 10.1ms$ 

☐ If 100 clock periods are needed between SysTick Interrupts, what is the value of RELOAD?

$$RELOAD = 100 - 1 = 99$$

Source: Tiva TM4C123GH6PM Data Sheet (spmu376e.pdf, p140)

# SysTick Current Registers (STCURRENT)



- When register is read, register returns a 24-bit CURRENT value of SysTick counter at time of read.
- When CURRENT goes from 1 to 0, it generates a SysTick Interrupt (*if interrupt is enabled*) & counter is reloaded at the next clock cycle.
- As this is a <u>Read, Write-Clear</u> (RWC) register. Writing to this register:
  - clears the register & resets COUNT bit to '0' (COUNT bit is in STCTRL register).
  - It causes the counter to reload on the next timer clock.
  - However it does not generate a SysTick interrupt.

Note: This register has a random value upon reset. Always clear it before enabling the timer. Source: Tiva TM4C123GH6PM Data Sheet (spmu376e.pdf, p141)

# System Timer (SysTick) Registers



## Ex 1: SysTick Reload Value

If system bus frequency = 80MHz, and the required SysTick Interval = 10ms.

What is the RELOAD value?

$$clock\_period = \frac{1}{80MHz} = 12.5ns$$

$$RELOAD = \frac{10ms}{clock\_period} - 1$$

$$= \frac{10ms}{12.5ns} - 1$$

$$= 800,000 - 1 = 799,999$$

## Ex 2: SysTick Reload Value

If system bus frequency = 40MHz, and the required SysTick Interval = 0.5s.

What is the RELOAD value?

$$clock\_period = \frac{1}{40MHz} = 25ns$$
 $RELOAD = \frac{0.5s}{clock\_period} - 1 = \frac{0.5s}{25ns} - 1$ 
 $= 20,000,000 - 1 = 19,999,999$ 

## Remember:

- RELOAD is a 24-bit value.
- Maximum value is 0x00FF.FFFF (decimal 16,777,215)!
- Thus above value would not work.

## Ex 3: SysTick Reload Value

If processor clock = 80MHz, ticks = 1,000, what is the SysTick interrupt interval? What is the RELOAD value?

$$RELOAD = ticks - 1 = 1000 - 1$$
  
 $Interval = (RELOAD + 1) \times clock\_period$   
 $= 1000 \times 12.5ns = 12.5us$ 

If processor clock = 80MHz, ticks = 8,000, what is the SysTick interrupt interval? What is the RELOAD value?

$$RELOAD = ticks - 1 = 8000 - 1$$

$$Interval = (RELOAD + 1) \times clock\_period$$

$$= 8000 \times \frac{1}{80,000,000} = 0.1ms$$

# SysTick Registers

(Check datasheet for more details)

STRELOAD, STCURRENT, STCOUNT, SYSPRI3

# SysTick Control and Status (STCTRL)

### SysTick Control and Status Register (STCTRL)

Base 0xE000.E000 Offset 0x010 Type RW, reset 0x0000.0004



#### • ENABLE:

- 0 (SysTick disabled);
- 1 (SysTick enabled).

### INTEN:

- 0 (SysTick interrupt disabled);
- 1 (SysTick interrupt generated when count reached 0)

## CLK\_SRC:

- 0 (uses the internal oscillator/4);
- 1 (uses system clock)

## · COUNT flag:

- 1 (when SysTick reached count of 0);
- 0 (0 count not reached);
- Cleared by a Write to STCURRENT register.

Source: Tiva TM4C123GH6PM Data Sheet (spmu376e.pdf, p138)

# SysTick Current Value Register (STCURRENT)



### CURRENT:

• 24-bit SysTick counter current value.

Note: Writing to this register clears the register & COUNT bit (STCTRL register).

# SysTick Reload Register (STRELOAD)

### SysTick Reload Value Register (STRELOAD)

Base 0xE000.E000 Offset 0x014 Type RW, reset -



### RELOAD:

- 24-bit SysTick counter start (reload) value.
- Value from 0x0000.0001 to 0x00FF.FFFF.
- Start value of 0 is possible but has no effect because the SysTick interrupt & COUNT bit are activated when counting from 1 to 0.

<u>Note:</u> To access this register correctly, system clock must be at 8MHz minimum.

Source: Tiva TM4C123GH6PM Data Sheet (spmu376e.pdf, p140)

# SysTick System Handler Priority

#### System Handler Priority 3 (SYSPRI3)

Bit/Field

Base 0xE000.E000 Offset 0xD20 Type RW, reset 0x0000.0000



Description

| 5.01.1010 |      | .,,,,, |     | 2 0 0 0 1 p 0 0 1 p                                  |
|-----------|------|--------|-----|------------------------------------------------------|
| 31:29     | TICK | RW     | 0x0 | SysTick Exception Priority                           |
|           |      |        |     | This field configures the priority level of the SysT |

Reset

This field configures the priority level of the SysTick exception. Configurable priority values are in the range 0-7, with lower values having higher priority.

SysTick system handler priority is set in bits 31-29.

Type

- 8 levels of priority from 0 to 7; 0 being highest priority.
- Default priority is 0 (highest).

Name

Source: Tiva TM4C123GH6PM Data Sheet (spmu376e.pdf, p172)

# SysTick Setup

STRELOAD, STCURRENT, STCOUNT, SYSPRI3

## SysTick Timer - Setup

## Steps to setup the SysTick timer:

- 1. Clear ENABLE bit to turn off SysTick timer during initialization;
- 2. Set the **RELOAD** register.
- 3. Write to **STCURRENT** register to clear the value.
- 4. Set SysTick timer interrupt priority through **NVIC** register.
- 5. Specify clock sources to use through CLK\_SRC bit in **STCTRL** register.
- 6. Enable SysTick interrupt through INTEN bit in the **STCTRL** register
- 7. Set ENABLE bit in the **STCTRL** register to start timer.

# SysTick Timer Setup (NVIC.h)

```
/* define SysTick register addresses (file: NVIC.h */
#define NVIC ST CTRL R (*((volatile uint32 t *)0xE000E010))
#define NVIC ST RELOAD R (*((volatile uint32 t *)0xE000E014))
#define NVIC ST CURRENT R (*((volatile uint32 t *)0xE000E018))
#define NVIC SYS PRI3 R (*((volatile uint32 t *)0xE000E40C))
/* defines for the bit fields in the NVIC ST CTRL register. */
#define NVIC ST CTRL COUNT 0x00010000 // Count Flag
#define NVIC ST CTRL CLK SRC 0x00000004 // Clock Source
#define NVIC ST CTRL INTEN 0x00000002 // Interrupt Enable
#define NVIC ST CTRL ENABLE 0x0000001 // Enable
/* defines for the bit fields in the NVIC ST RELOAD register.
#define NVIC ST RELOAD M 0x00FFFFFF // Reload Value
#define NVIC ST RELOAD S
/* defines for the bit fields in the NVIC ST CURRENT register.
#define NVIC ST CURRENT M 0x00FFFFFF // Current Value
#define NVIC ST CURRENT S
```

## SysTick Timer Setup (Example Code)

```
/* ticks = no of SysTick ticks between SysTick interrupts
                                                                  * /
void SysTick Init(uint32 t ticks)
   /* 1. disable SysTick during setup
                                                                  * /
   NVIC ST CTRL R &= ~NVIC ST CTRL ENABLE;
   NVIC ST RELOAD R = ticks-1; /* 2. reload value
   NVIC ST CURRENT R = 0; /* 3. any write to reg clears it */
                                                                  * /
   /* 4. set systick handler priority to 2
  NVIC SYS PRI3 R = (NVIC SYS PRI3 R & NVIC SYS PRI3 TICK M) |
                     (0x02 \ll NVIC SYS PRI3 TICK S);
   /* 5,6,7: enable SysTick with core clock & interrupts
                                                                  * /
   NVIC ST CTRL R = NVIC ST CTRL INTEN |
                    NVIC ST CTRL ENABLE |
                    NVIC ST CTRL CLK SRC;
```

## SysTick Timer - Limitations

- System count values changes upon every clock cycle.
- Since timer count is a 24-bit number, the maximum count value is 0x00FF.FFFF (decimal 16,777,215).

## • Example:

- At 16MHz bus speed, clock period = (1/16MHz) = 62.5 ns. SysTick counter counts down every 62.5ns.
- Maximum time delay before SysTick reloads = (62.5ns x 16,777,215) = ~1.05s.

## • <u>Example</u>:

- At the maximum 80MHz bus speed (for the Tiva LaunchPad), clock period = (1/80MHz) = 12.5 ns.
- SysTick counter counts down every 12.5ns.
- Maximum time delay before SysTick reloads = (12.5ns x 16,777,215) = ~210ms.

## SysTick Timer Setup (core\_cm4.h)

SysTick\_Config() is a CMSIS function defined in file 'core\_cm4.h'. (You use this function in Labs/Assignments – after Lab 1).



**CMSIS:** Cortex Microcontroller Software Interface Standard is a vendor-independent hardware abstraction layer for the Cortex-M processor series.

## SysTick Timer Setup (core\_cm4.h)

```
STATIC INLINE uint32 t SysTick Config (uint32 t ticks)
 if ((ticks - 1UL) > SysTick LOAD RELOAD Msk)
   return (1UL); /* Reload value impossible */
 SysTick->LOAD = (uint32 t) (ticks - 1UL); /* set reload register */
 /* set Priority for Systick Interrupt */
NVIC SetPriority (SysTick IRQn, (1UL << NVIC PRIO BITS) - 1UL);
 SysTick->VAL = OUL; /* Load the SysTick Counter Value */
 /* Enable SysTick IRO and SysTick Timer */
 SysTick->CTRL = SysTick CTRL CLKSOURCE Msk |
                 SysTick CTRL TICKINT Msk
                 SysTick CTRL ENABLE Msk;
return (OUL); /* Function successful */
```

## Review Questions (Week 1)

### General:

- 1. What is an embedded system? Give a few examples of it.
- 2. List 2 differences in characteristics of microcontrollers versus microprocessors.
- 3. Differentiate between the Havard & Von-Neumann architectures of memory system. What architecture does the Cortex-M4 uses?
- 4. What is the name of the ARM-based microcontroller used on the Tiva LaunchPad TMC123G?
- 5. Explain the operating states & operating modes of the ARM Cortex-M4 CPU.

## Tiva LaunchPad TMC123G:

- 6. What is the maximum CPU clock speed programmable on the Tiva LaunchPad?
- 7. What is the maximum program size possible on the Tiva LaunchPad?
- 8. Do the LaunchPad connects (J1 to J4) provide +5V and +3.3V outputs? Specify which ones.
- 9. How many GPIO ports do the LaunchPad has? List them.
- 10. Which GPIO pins are SW1 and SW2 connected to?
- 11. Which GPIO pins is the color LED connected to?
- 12. Is PC[3:0] available on the LaunchPad connectors (J1 to J4)? What are they used for?
- 13. Which GPIO pins can be used for analog inputs (Ain)? List all of them.

## Review Questions (Week 1)

- 14. What is the Alternate Function for GPIO port pin PAO?
- 15. Explain how the GPIO Port Control (GPIOCTL) register bits are used to select an alternate GPIO function.
- 16. What is the difference between the APB and the AHB bus?
- 17. How do we select a GPIO port to be connected to the APB or the AHB bus?

## SysTick Timer:

- 18. Name the 3 SysTick registers and briefly describe their functions.
- 19. List the base addresses of the 3 SysTick registers?
- 20. What is the maximum count for the SysTick timer? How does this value come about?
- 21. If the CURRENT SysTick count is 0x00FF.1234. What is the next count value?
- 22. If the CURRENT SysTick count is 0x0100.1000. What is the next count value?
- 23. What happens when we write to the STCURRENT register?
- 24. If 300 SysTicks are needed between SysTick interrupts, what is the value of RELOAD to use?
- 25. If system bus frequency is 50 MHz and we require a SysTick interrupt interval of 1ms, what is the RELOAD value to use?